

# 2.operation

#### Write:

In the next cycle when AW\_valid and W\_valid are both 1, AWR\_ready and W\_ready are pulled high at the same time, and the value of awaddr is read and tap\_RAM is written in this cycle.

### Read:

When AR\_valid and AR\_Ready are read as High at the same time, the value of Tap\_RAM is put into the Data of R channel in the next cycle, and R\_valid is also pulled high. Idle: In the Idle stage, each value in Data\_Mem will be cleared to 0 first, and wait for ap\_start to be pulled to 1. During this phase, the transmission of AXI\_Lite continues, and the external Master will pass the Tap parameters and ap\_start into the FIR using AXI\_Lite. Start: In Start, FIR starts to process the Data from AXI\_Stream. After each piece of Data is processed, fir\_data\_cnt will be increased by 1 until it is added to fir\_data\_cnt == length - 1. At this time, if the final Data is calculated and transmitted, it will enter the Done State. Done: This cycle sets ap\_done and ap\_idle to 1 and enters the Idle phase.

# 3 Resource usage

| Site Type             | Used | Fixed | Available | ++<br>  Uti1% |
|-----------------------|------|-------|-----------|---------------|
| Slice LUTs*           | 282  | 0     | 53200     | 0. 53         |
| LUT as Logic          | 282  | 0     | 53200     | 0.53          |
| LUT as Memory         | 0    | 0     | 17400     | 0.00          |
| Slice Registers       | 180  | 0     | 106400    | 0.17          |
| Register as Flip Flop | 180  | 0     | 106400    | 0.17          |
| Register as Latch     | 0    | 0     | 106400    | 0.00          |
| F7 Muxes              | 0    | 0     | 26600     | 0.00          |
| F8 Muxes              | 0    | 0     | 13300     | 0.00          |
|                       | 1    |       |           |               |

2. Memory

\_\_\_\_

| :<br>:<br>:<br>: | Site Type      | IIsed | Fixed | Available | ++<br>  II+i1% |
|------------------|----------------|-------|-------|-----------|----------------|
| ;                |                |       |       |           | ++             |
| 1                | Block RAM Tile | 0     | 0     | 140       | 0.00           |
|                  | RAMB36/FIF0*   | 0     | 0     | 140       | 0.00           |
|                  | RAMB18         | 0     | 0     | 280       | 0.00           |
| '<br>' +         |                | ·     | ·     | <b></b>   | ++             |

# 3. DSP

| Site Type         | Used | Fixed | Available | Uti1% |
|-------------------|------|-------|-----------|-------|
| DSPs DSP48E1 only | 3    |       | 220       | 1.36  |

| Bonded IOB                  | 329 | 0 | 125   263. 20 |
|-----------------------------|-----|---|---------------|
| Bonded IPADs                | 0   | 0 | 2   0.00      |
| Bonded IOPADs               | 0   | 0 | 130   0.00    |
| PHY_CONTROL                 | 0   | 0 | 4   0.00      |
| PHASER_REF                  | 0   | 0 | 4   0.00      |
| OUT_FIFO                    | 0   | 0 | 16   0.00     |
| IN_FIFO                     | 0   | 0 | 16   0.00     |
| IDELAYCTRL                  | 0   | 0 | 4   0.00      |
| IBUFDS                      | 0   | 0 | 121   0.00    |
| PHASER_OUT/PHASER_OUT_PHY   | 0   | 0 | 16   0.00     |
| PHASER_IN/PHASER_IN_PHY     | 0   | 0 | 16   0.00     |
| IDELAYE2/IDELAYE2_FINEDELAY | 0   | 0 | 200   0.00    |
| ILOGIC                      | 0   | 0 | 125   0.00    |
| OLOGIC                      | 0   | 0 | 125   0.00    |

# 4 Time

| Setup                        |          | Hold                         |          | Pulse Width                              | -  |
|------------------------------|----------|------------------------------|----------|------------------------------------------|----|
| Worst Negative Slack (WNS):  | inf      | Worst Hold Slack (WHS):      | inf      | Worst Pulse Width Slack (WPWS):          | NA |
| Total Negative Slack (TNS):  | 0.000 ns | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | NA |
| Number of Failing Endpoints: | 0        | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | NA |
| Total Number of Endpoints:   | 685      | Total Number of Endpoints:   | 685      | Total Number of Endpoints:               | NA |

# 5 waveform

